# CSE 350 Digital Electronics and Pulse Techniques

DTL-Noise Margin, Fanout, Power Dissipation



Course Instructor: Shomen Kundu (SDU)

Mail: <a href="mailto:shomen.kundu@bracu.ac.bd">shomen.kundu@bracu.ac.bd</a>

Desk: 4N166

CSE 350

#### DTL

 $\beta_{min}$  = the minimum value of  $\beta_F$  of the switching transistor T, That will keep the circuit operation error free.

# case(1), (2) and (3) will not help us to determine the  $\beta_{min}$  because in these case the transistor is turn off.

However for case (4) transistor is on and operates in saturation mode, Therefore, to maintain correct operating we must choose a value of

$$\beta_{min} = \frac{I_C}{I_B} = \frac{2.182}{0.4} = 5.46$$



NM calculation of DTL is not similar to the RTL circuit.





**Example:** IF all the inputs are high, what is the magnitude of noise voltage which will cause the gate to malfunction?

# correct operating condition when all inputs are high.

Case (4). D1, D2 off.

D3 and D4 ON 

Sat

Inspiring Excellence

# The circuit will malfunction if it starts operating in case (1) conditions.

D1, D2 on, D3, D4, T off.

# If D1 and D2 starts conducting, they will have precedence over D3, D4 and T because of Ower resistance at that direction.



# So the circuit will malfunction when the voltage difference VA and VP is equal to cut in voltage of diode.

If VA = 1.6V, then anode voltage of D1 will have enough voltage to start conducting. Hence circuit will malfunction.

$$V_N + 5 = 1.6 \Rightarrow V_N = -3.4 V$$
  
 $V_N = 3.4 \ (taking magnitude)$   
 $V_{NM} = 3.4 V$ 





$$V_A = 1.6 \text{ V}$$
  $V_P = 2.2 \text{ V}$   $V_P = 0.6 \text{ V}$ 

Q. If one of the inputs is low and others are high, then what magnitude of noise voltage at low input terminal will cause the transistor to malfunction?

# valid operation: case (2) D1 on, D2, D3, D4, T off.

# The circuit will malfunction if D3, D4 and T start conducting or turned on.

# As long as D1 is on any increment in noise voltage at node A will also increase the voltage at Vp. Because, the difference between anode and cathode terminal should be 0.7 V for conducting diode D1.

Inspiring Excellence



#### DTL NAND Gate

# If we increase Vp upto 1.7 V for conducting, then D3, D4 and T will turn on.

$$V_P + V_N = 1.7$$
  
 $\Rightarrow V_N = 1.7 - 0.9 = 0.8 V$ 

Low noise margin = 0.8 V

Finally, total noise margin, NM



Inspiring Excellence



#### **Different from RTL**





**Case 1:** Output voltage of driver is high (5V).

If  $V_o = 5 V$ , then the demand current of the load circuit is zero.

Therefore, we can connect as many load circuit as we wish for this case.

Max Fanout = ∝





...............

Case 2: Output voltage of driver is low.( 0.2 V)

Individual load circuit delivers IL current

IL = standard load  $I'_{C} = No \ load \ collector \ current$   $I_{C} = Total \ collector \ current$ 

If the number of fanout = N,

Inspiring Excellence

Total collector current,  $I_C = I'_C + N * I_L$ 



**Constraint:** Since the transistor T in driver circuit in saturation mode, the collector current cannot cross a certain value. That will push the transistor T from saturation to forward active mode.

$$eta_{forced} > eta_{F}(Not \ in \ saturation)$$
 $eta_{forced} pprox eta_{F} \ (Edge \ of \ sat. \ and \ F > A]$ 
 $I_{Cmax}, = eta_{F} * I_{B}$ 
 $= 30 * 0.4$ 
 $= 12 \ mA$ 







CSE 350

$$I_{Cmax} = I'_{C} + N * I_{L}$$
,  $Floor(N)$   
will be the max  $f$  anout

Standard load , 
$$I_L=rac{5-0.9}{5k}=0.82~mA$$

No load collector current,

$$I_C' = \frac{5 - 0.2}{2.2k} = 2.182 \, mA$$



Now, 
$$12 = 2.182 + N * 0.82$$
  
 $\Rightarrow N = 11.97 \approx 11 (Floor)$ 

We cannot choose 12, because in that case collector current will overflow and make transistor T to operate in Forward Active.

Fanout = 
$$Min(\infty, 11) = 11$$



Power dissipation for DTL circuit.

Case 1: 
$$V_o = 0.2 V$$
  
 $V_1 = V_2 = 5 V$   
 $D_1, D_2, \rightarrow OFF$   
 $D_3, D_4, T \rightarrow ON$   
 $\frac{5 - 2.2}{1} = 0.56 mA$   
 $I_c = \frac{5 - 0.2}{2.2k} = 2.182 mA$ 





#### Power

$$P_1 = (5 - 0) * 0.56 mA = 2.8 mW$$
  
 $P_2 = (5 - 0) * 2.182 mA = 10.91 mW$   
 $P = P_1 + P_2 = 13.71 mW$ 





Power dissipation for DTL circuit.

Case 2: 
$$V_o = 5 V$$
  
 $V_1 = V_2 = 0.2 V$   
 $D_1, D_2, \rightarrow ON$   
 $D_3, D_4, T \rightarrow OFF$   
 $\frac{5 - 0.9}{5k} = 0.82 mA$   
 $I_{D1} = I_{D2} = \frac{I_1}{2} = 0.41 mA$ 





Power dissipation for DTL circuit.

$$P1 = (5 - 0.2) * 0.41 mA = 1.968 mW$$
  
 $P2 = (5 - 0.2) * 0.41 mA = 1.968 mW$ 

$$P = P1 + P2 = 3.936 \text{ m W}$$





Case 3: 
$$V_o = 5 V$$
  
 $V_1 = 0.2 V, V_2 = 5 V$ 

Case 4: 
$$V_o = 5 V$$
  
 $V_1 = 5V, V_2 = 0.2 V$ 

Try yourself. Both will give the same result as the case 2.



CSE 350